**SET** - 1

## III B. Tech II Semester Supplementary Examinations, November - 2019 VLSI DESIGN

(Common to Electronics and Communication Engineering, Electronics and Computer Engineering)

Time: 3 hours Max. Marks: 70 Note: 1. Question Paper consists of two parts (Part-A and Part-B) 2. Answer **ALL** the question in **Part-A** 3. Answer any **FOUR** Questions from **Part-B** ...... PART -A (14 Marks) 1. Why is VLSI design process presented in NMOS only? Justify with an example. [2M] a) Give the different scaling models and scaling factors. b) [2M] Explain about Inverter Delays. c) [2M]d) Explain about chip output circuit. [3M] What information from the targeted FPGA device is required in RTL synthesis? [3M] e) Explain about Clock Design. f) [2M]PART -B **(56 Marks)** 2. Derive an equation for I<sub>ds</sub> of an n-channel Enhancement MOSFET operating in a) [7M] Saturation region. b) An nMOS transistor is operating in saturation region with the following [7M] parameters.  $V_{GS} = 5V$ ;  $V_{tn} = 1.2V$ ; W/L = 110;  $\mu_n C_{ox} = 110 \mu A/V^2$ . Find transconductance of the device. 3. Explain about double poly CMOS rules. a) [7M] b) Design a layout diagram for CMOS 3-input NAND gate. [7M] What is meant by sheet resistance R<sub>s</sub>? Explain the concept of R<sub>s</sub> applied to MOS 4. a) [7M] transistors. Calculate on resistance of an inverter from VDD to GND. If n- channel sheet b) [7M] resistance  $R_{sn}$ =104  $\Omega$  per square and P-channel sheet resistance  $R_{sp}$  = 3.5 × 10<sup>4</sup>  $\Omega$ per square. ( $Z_{pu}=4:4$  and  $Z_{pd}=2:2$ ). 5. Discuss in detail about Fault types and Models. [14M] 6. a) Write down the step by step approach of FPGA design process on XILINX [7M] environment. Design a queue and write the dataflow style VHDL program for the same. b) [7M] 7. Discuss in detail about Low Power CMOS Logic Circuits. [14M]

\*\*\*\*